#### **COMPREHENSIVE SERVICES**

We offer competitive repair and calibration services, as well as easily accessible documentation and free downloadable resources.

#### SELL YOUR SURPLUS

We buy new, used, decommissioned, and surplus parts from every NI series. We work out the best solution to suit your individual needs. We Sell For Cash We Get Credit We Receive a Trade-In Deal

**OBSOLETE NI HARDWARE IN STOCK & READY TO SHIP** 

We stock New, New Surplus, Refurbished, and Reconditioned NI Hardware.

APEX WAVES

**Bridging the gap** between the manufacturer and your legacy test system.

1-800-915-6216
 www.apexwaves.com
 sales@apexwaves.com

 $\bigtriangledown$ 

All trademarks, brands, and brand names are the property of their respective owners.

Request a Quote CLICK HERE PXI-6541

# NI PXI/PCI-6541/6542 Specifications

#### 50/100 MHz Digital Waveform Generator/Analyzer

このドキュメントには、日本語ページも含まれています。

This document provides the specifications for the NI PXI/PCI-6541 (NI 6541) and the NI PXI/PCI-6542 (NI 6542).

Typical values are representative of an average unit operating at room temperature. Specifications are subject to change without notice. For the most recent NI 6541/6542 specifications, visit ni.com/manuals.

To access the NI 6541/6542 documentation, including the *NI Digital Waveform Generator/Analyzer Getting Started Guide*, which contains functional descriptions of the NI 6541/6542 signals, navigate to **Start» Programs»National Instruments»NI-HSDIO»Documentation**.



**Hot Surface** If the NI 6541/6542 has been in use, it may exceed safe handling temperatures and cause burns. Allow time to cool before removing the NI 6541/6542 from the chassis.



**Note** All values were obtained using a 1 m cable (SHC68-C68-D4 recommended). Performance specifications are not guaranteed when using longer cables. Values are typical unless otherwise noted.

# Contents

| Channel Specifications                                | 2 |
|-------------------------------------------------------|---|
| Generation Channels (Data, DDC CLK OUT, and PFI <03>) |   |
| Acquisition Channels (Data, STROBE, and PFI <03>)     | 4 |
| Fiming Specifications                                 | 5 |
| Sample Clock                                          | 5 |
| Generation Timing (Data, DDC CLK OUT, and PFI <03>    |   |
| Channels)                                             | 7 |
| Generation Provided Setup and Hold Times              | 8 |
|                                                       |   |



| Acquisition Timing (Data, STROBE, and PFI <03> Channels  | s)11 |
|----------------------------------------------------------|------|
| CLK IN (SMB Jack Connector)                              | 14   |
| STROBE (DDC Connector)                                   | 15   |
| PXI_STAR (PXI Backplane)                                 | 16   |
| CLK OUT (SMB Jack Connector)                             |      |
| DDC CLK OUT (DDC Connector)                              | 17   |
| Reference Clock (PLL)                                    | 17   |
| Waveform Specifications                                  | 18   |
| Memory and Scripting                                     | 18   |
| Triggers (Inputs to the NI 6541/6542)                    |      |
| Events (Generated from the NI 6541/6542)                 | 22   |
| Miscellaneous                                            | 22   |
| Power                                                    | 23   |
| Physical Specifications                                  | 23   |
| Software                                                 |      |
| Environment                                              | 24   |
| Safety, Electromagnetic Compatibility, and CE Compliance | 25   |
| · · · · ·                                                |      |

# **Channel Specifications**

| Specification                                                        | Value               | Comments                                                                               |
|----------------------------------------------------------------------|---------------------|----------------------------------------------------------------------------------------|
| Number of data channels                                              | 32                  | —                                                                                      |
| Direction<br>control of data<br>channels                             | Per channel         |                                                                                        |
| Number of<br>programmable<br>function<br>interface (PFI)<br>channels | 4                   | Refer to the<br>Waveform<br>Specifications<br>section for<br>more details.             |
| Direction<br>control of PFI<br>channels                              | Per channel         | —                                                                                      |
| Number of<br>clock terminals                                         | 3 input<br>2 output | Refer to<br>the <i>Timing</i><br><i>Specifications</i><br>section for<br>more details. |

# Generation Channels (Data, DDC CLK OUT, and PFI <0..3>)

| Specification                                       |                                                                                      | Value       |           |            |                   |  |
|-----------------------------------------------------|--------------------------------------------------------------------------------------|-------------|-----------|------------|-------------------|--|
| Generation<br>voltage<br>families                   | 1.8V, 2.5V, 3.3V TTL<br>(5V TTL compatible)                                          |             |           |            | Into 1 MΩ         |  |
| Generation signal type                              | Single-ended                                                                         |             |           |            | _                 |  |
| Generation                                          | Voltage L                                                                            | ow Levels   | Voltage H | igh Levels | _                 |  |
| voltage levels                                      | Typical                                                                              | Maximum     | Minimum   | Typical    |                   |  |
| 1.8V                                                | 0 V                                                                                  | 0.1 V       | 1.7 V     | 1.8 V      | $I = 100 \ \mu A$ |  |
| 2.5V                                                | 0 V                                                                                  | 0.1 V       | 2.4 V     | 2.5 V      |                   |  |
| 3.3V                                                | 0 V                                                                                  | 0.1 V       | 3.2 V     | 3.3 V      |                   |  |
| 5.0V                                                | 0 V                                                                                  | 0.1 V       | 3.2 V     | 3.3 V      |                   |  |
| Output<br>impedance                                 | 50 Ω nominal                                                                         |             |           |            | _                 |  |
| Maximum DC<br>drive strength                        | ±8 mA at 1.8 V<br>±16 mA at 2.5 V<br>±32 mA at 3.3 V                                 |             |           |            | _                 |  |
| Data channel<br>driver<br>enable/disable<br>control | Per channel                                                                          | Per channel |           |            |                   |  |
| Channel<br>power-on state                           | Module AssembliesModule AssembliesLabeled A and BLabeled C and Later                 |             |           |            |                   |  |
|                                                     | Drivers disabled,<br>10 kΩ input impedanceDrivers disabled,<br>50 kΩ input impedance |             |           |            |                   |  |
| Output<br>protection                                | The device can indefinitely sustain a short to any voltage between 0 V and 5 V.      |             |           |            | —                 |  |

# Acquisition Channels (Data, STROBE, and PFI <0..3>)

| Specification                      | Va                                          | lue                                      | Comments                                                                                           |
|------------------------------------|---------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------------------|
| Acquisition<br>voltage<br>families | 1.8V, 2.5V, 3.3V TTL<br>(5V TTL compatible) | —                                        |                                                                                                    |
| Acquisition signal type            | Single-ended                                |                                          | _                                                                                                  |
| Acquisition                        | Low Voltage Threshold                       | High Voltage Threshold                   | —                                                                                                  |
| voltage levels                     | Maximum                                     | Minimum                                  |                                                                                                    |
| 1.8V                               | 0.45 V                                      | 1.35 V                                   |                                                                                                    |
| 2.5V                               | 0.75 V                                      | 1.75 V                                   |                                                                                                    |
| 3.3V                               | 1.00 V                                      | 2.30 V                                   |                                                                                                    |
| 5.0V                               | 1.00 V                                      | 2.30 V                                   |                                                                                                    |
| Input<br>impedance                 | Module Assemblies<br>Labeled A and B        | Module Assemblies<br>Labeled C and Later | —                                                                                                  |
|                                    | 10 kΩ                                       | 50 kΩ                                    |                                                                                                    |
| Input<br>protection                | -1 to 6 V                                   |                                          | Diode clamps<br>in the design<br>may provide<br>additional<br>protection<br>outside this<br>range. |

#### Sample Clock

| Specification                                | Value                                                                                                                                    | Comments                                                                                                                            |
|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| Sample clock sources                         | 1. On Board Clock (internal voltage-controlled crystal oscillator (VCXO) with divider)                                                   | _                                                                                                                                   |
|                                              | 2. CLK IN (SMB jack connector)                                                                                                           |                                                                                                                                     |
|                                              | <ol> <li>PXI_STAR (PXI backplane—PXI only)</li> <li>STROBE (Digital Data &amp; Control (DDC) connector;<br/>acquisition only)</li> </ol> |                                                                                                                                     |
| On Board<br>Clock                            | <b>NI 6541</b> : 48 Hz to 50 MHz<br>Configurable to 200 MHz/ $N$ ; $4 \le N \le 4,194,304$                                               | _                                                                                                                                   |
| frequency<br>range                           | <b>NI 6542</b> : 48 Hz to 100 MHz<br>Configurable to 200 MHz/ $N$ ; $2 \le N \le 4,194,304$                                              |                                                                                                                                     |
| CLK IN<br>frequency<br>range                 | <b>NI 6541</b> : 20 kHz to 50 MHz<br><b>NI 6542</b> : 20 kHz to 100 MHz                                                                  | Refer to the<br><i>CLK IN</i><br><i>(SMB Jack</i><br><i>Connector)</i><br>section for<br>restrictions<br>based on<br>waveform type. |
| PXI_STAR<br>frequency<br>range<br>(PXI only) | NI 6541: 48 Hz to 50 MHz<br>NI 6542: 48 Hz to 100 MHz                                                                                    | Refer to the<br><i>PXI_STAR</i><br>( <i>PXI</i><br><i>Backplane</i> )<br>section.                                                   |
| STROBE<br>frequency<br>range                 | NI 6541: 48 Hz to 50 MHz<br>NI 6542: 48 Hz to 100 MHz                                                                                    | Refer to the<br>STROBE<br>(DDC<br>Connector)<br>section.                                                                            |

| Specification                                                |                                                               | Value                                                                     | Comments          |  |  |
|--------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------------|-------------------|--|--|
| Sample clock<br>relative delay<br>adjustment<br>range        | 0.0 to 1.0 Sample clock                                       | 0.0 to 1.0 Sample clock periods                                           |                   |  |  |
| Sample clock<br>relative delay<br>adjustment<br>resolution   | 10 ps                                                         | the On Board<br>Clock to align<br>multiple<br>devices.                    |                   |  |  |
| Exported<br>Sample clock<br>destinations                     | <ol> <li>DDC CLK OUT (DI</li> <li>CLK OUT (SMB jac</li> </ol> | Sample clocks<br>with sources<br>other than<br>STROBE can<br>be exported. |                   |  |  |
| Exported<br>Sample clock<br>delay range<br>$(\delta_C)$      | 0.0 to 1.0 Sample clock                                       | For clock<br>frequencies<br>≥25 MHz                                       |                   |  |  |
| Exported<br>Sample clock<br>delay<br>resolution $(\delta_C)$ | 1/256 of Sample clock j                                       | For clock<br>frequencies<br>≥25 MHz                                       |                   |  |  |
| Exported                                                     | Period Jitter                                                 | Period Jitter Cycle-to-Cycle Jitter                                       |                   |  |  |
| Sample clock jitter                                          | 20 ps <sub>rms</sub>                                          | 35 ps <sub>rms</sub>                                                      | On Board<br>Clock |  |  |

# Generation Timing (Data, DDC CLK OUT, and PFI <0..3> Channels)

| Specification                                                                                 | Value                                                                                          | Comments                                         |
|-----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--------------------------------------------------|
| Data<br>channel-to-<br>channel skew                                                           | ±600 ps                                                                                        | Typical skew<br>across all data<br>channels      |
| Maximum data<br>channel toggle<br>rate                                                        | NI 6541: 25 MHz<br>NI 6542: 50 MHz                                                             | —                                                |
| Data position modes                                                                           | Sample clock rising edge, Sample clock falling edge, or<br>Delay from Sample clock rising edge | —                                                |
| Generation data delay range $(\delta_G)$                                                      | 0.0 to 1.0 Sample clock periods                                                                | Supported for<br>clock<br>frequencies<br>≥25 MHz |
| Generation<br>data delay<br>resolution $(\delta_G)$                                           | 1/256 of Sample clock period                                                                   | Supported for<br>clock<br>frequencies<br>≥25 MHz |
| Exported<br>Sample clock<br>offset (t <sub>CO</sub> )                                         | 0.0 or 2.5 ns (default)                                                                        | Software-<br>selectable                          |
| Time delay<br>from Sample<br>clock (internal)<br>to DDC<br>connector<br>(t <sub>SCDDC</sub> ) | 15 ns                                                                                          | Typical                                          |

#### **Generation Provided Setup and Hold Times**

| Exported Sample<br>Clock Mode<br>and Offset | Voltage<br>Family | Time from<br>Rising Clock<br>Edge to Data<br>Transition<br>(t <sub>PCO</sub> ) | Minimum<br>Provided Setup<br>Time (t <sub>PSU</sub> ) | Minimum<br>Provided Hold<br>Time (t <sub>PH</sub> ) |
|---------------------------------------------|-------------------|--------------------------------------------------------------------------------|-------------------------------------------------------|-----------------------------------------------------|
| Noninverted, 2.5 ns                         | 1.8V              | 2.5 ns, typical                                                                | $t_P - 5.5 \text{ ns}$                                | 0.5 ns                                              |
|                                             | 2.5V              |                                                                                | $t_P - 4.5 \text{ ns}$                                | 0.9 ns                                              |
|                                             | 3.3V/5.0V         |                                                                                | $t_P - 4.5 \text{ ns}$                                | 1 ns                                                |
| Inverted, 0 ns                              | 1.8V              | t <sub>P</sub> /2                                                              | $t_{\rm P}/2 - 3.5 ~\rm ns$                           | $(t_P/2) - 1.5 \text{ ns}$                          |
|                                             | 2.5V              |                                                                                | $t_{\rm P}/2 - 2.5 \ {\rm ns}$                        |                                                     |
|                                             | 3.3V/5.0V         |                                                                                | $t_P/2 - 2 ns$                                        |                                                     |

To determine the appropriate exported Sample clock mode and offset for your NI 6541/6542 generation session, compare the setup and hold times from the datasheet of your device under test (DUT) to the values in this table. Select the exported Sample clock mode and offset such that the NI 6541/6542 provided setup and hold times are greater than the setup and hold times required for the DUT.

Refer to Figure 1, *Generation Provided Setup and Hold Times Timing Diagram*, for a diagram illustrating the relationship between the exported Sample clock mode and the provided setup and hold times.

**Notes**: This table assumes the data position is set to Sample clock rising edge and the Sample clock is exported to the DDC connector.

This table includes worst-case effects of channel-to-channel skew, inter-symbol interference, and jitter.

Other combinations of exported Sample clock mode and offset are also allowed. The preceding table presents only the values for the default case (noninverted clock with 2.5 ns offset) and the case for providing balanced setup and hold times (inverted clock with 0 ns offset).

Specified timing relationships apply at the DDC connector and at high-speed DIO accessory terminals. Any signal routing, clock splitting, buffers, or translation logic can impact this relationship. If multiple copies of DDC\_CLK\_OUT are necessary, NI recommends using a zero delay buffer to preserve this relationship.

8







**Note** Provided setup and hold times account for maximum channel-to-channel skew and jitter.



Figure 2. Generation Timing Diagram

ni.com

# Acquisition Timing (Data, STROBE, and PFI <0..3> Channels)

| Specification                                                                                    | Value                                                                                       | Comments                                                                                                  |
|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| Channel-to-<br>channel skew                                                                      | ±600 ps                                                                                     | Typical skew<br>across all data<br>channels                                                               |
| Data position modes                                                                              | Sample clock rising edge, Sample clock falling edge, or Delay from Sample clock rising edge | _                                                                                                         |
| Setup time to<br>STROBE (t <sub>SUS</sub> )                                                      | 3.1 ns                                                                                      | Maximum;<br>includes<br>maximum data<br>channel-to-<br>channel skew                                       |
| Hold time to<br>STROBE (t <sub>HS</sub> )                                                        | 2.7 ns                                                                                      | Maximum;<br>includes<br>maximum data<br>channel-to-<br>channel skew                                       |
| Time delay<br>from DDC<br>connector data<br>to internal<br>Sample clock<br>(t <sub>DDCSC</sub> ) | 10 ns                                                                                       | Typical                                                                                                   |
| Setup time to<br>Sample clock<br>(t <sub>SUSC</sub> )                                            | 0.4 ns                                                                                      | Does not<br>include data<br>channel-to-<br>channel skew,<br>t <sub>DDCSC</sub> , or<br>t <sub>SCDDC</sub> |
| Hold time to<br>Sample clock<br>(t <sub>HSC</sub> )                                              | 0 ns                                                                                        | Does not<br>include data<br>channel-to-<br>channel skew,<br>t <sub>DDCSC</sub> , or<br>t <sub>SCDDC</sub> |

| Specification                                        | Value                           | Comments                                         |
|------------------------------------------------------|---------------------------------|--------------------------------------------------|
| Acquisition<br>data delay<br>range $(\delta_A)$      | 0.0 to 1.0 Sample clock periods | Supported for<br>clock<br>frequencies<br>≥25 MHz |
| Acquisition<br>data delay<br>resolution $(\delta_A)$ | 1/256 of Sample clock period    | Supported for<br>clock<br>frequencies<br>≥25 MHz |



Figure 3. Acquisition Timing Diagram Using STROBE as the Sample Clock



Figure 4. Acquisition Timing Diagram with Sample Clock Sources Other than STROBE

# CLK IN (SMB Jack Connector)

| Specification                        |                                                         | Comments                              |                                       |                                       |                         |
|--------------------------------------|---------------------------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|-------------------------|
| Direction                            | Input into device                                       |                                       |                                       |                                       | —                       |
| Signal type                          | Single-ended                                            |                                       |                                       |                                       | —                       |
| Destinations                         | <ol> <li>Reference clo</li> <li>Sample clock</li> </ol> |                                       | nase lock loop                        | (PLL))                                | —                       |
| Input coupling                       | AC                                                      |                                       |                                       |                                       | _                       |
| Input protection                     | ±10 VDC                                                 |                                       |                                       |                                       | —                       |
| Input impedance                      | 50 $\Omega$ (default) o                                 | r 1 kΩ                                |                                       |                                       | Software-<br>selectable |
| Minimum<br>detectable pulse<br>width | 4 ns                                                    |                                       |                                       |                                       |                         |
| Clock<br>requirements                | Clock must be c                                         | ontinuous and                         | l free-running                        |                                       | _                       |
| As Sample Clock                      |                                                         |                                       |                                       |                                       | •                       |
| External Sample                      |                                                         | Square V                              | Waves                                 |                                       | —                       |
| clock range                          | Voltage range                                           | $0.65 \mathrm{V}_{\mathrm{pp}}$ to    | 5.0 V <sub>pp</sub>                   |                                       | —                       |
|                                      | Frequency                                               | NI 6541: 20                           | ) kHz to 50 M                         | IHz                                   | _                       |
|                                      | range                                                   | NI 6542: 20 kHz to 100 MHz            |                                       | MHz                                   | —                       |
|                                      | Duty cycle<br>range                                     |                                       | : 25% to 75%<br>: 40% to 60%          |                                       | —                       |
|                                      |                                                         | Sine W                                | aves                                  |                                       | —                       |
|                                      | Voltage<br>range                                        |                                       |                                       |                                       | _                       |
|                                      | Frequency<br>range                                      | <b>NI 6541</b> :<br>5.5 to<br>50 MHz  | <b>NI 6541</b> :<br>3.5 to<br>50 MHz  | <b>NI 6541</b> :<br>1.8 to<br>50 MHz  | _                       |
|                                      |                                                         | <b>NI 6542</b> :<br>5.5 to<br>100 MHz | <b>NI 6542</b> :<br>3.5 to<br>100 MHz | <b>NI 6542</b> :<br>1.8 to<br>100 MHz | —                       |

| Specification                      | Value                       | Comments |
|------------------------------------|-----------------------------|----------|
| As Reference Clock                 |                             |          |
| Reference clock<br>frequency range | 10 MHz ±50 ppm              | _        |
| Reference clock<br>voltage range   | 0.65 to 5.0 V <sub>pp</sub> | _        |
| Reference clock<br>duty cycle      | 25 to 75%                   | _        |

#### STROBE (DDC Connector)

| Specification                        | Va                                                                                                                     | lue                                                                                      | Comments          |  |
|--------------------------------------|------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------------|--|
| Direction                            | Input into device                                                                                                      | —                                                                                        |                   |  |
| Destinations                         | Sample clock (acquisition only                                                                                         | )                                                                                        | —                 |  |
| STROBE<br>frequency<br>range         | <b>NI 6541</b> : 48 Hz to 50 MHz<br><b>NI 6542</b> : 48 Hz to 100 MHz                                                  |                                                                                          |                   |  |
| STROBE duty                          | NI 6541: 25 to 75% for clock f                                                                                         | requencies <50 MHz                                                                       | At the programmed |  |
| cycle range                          |                                                                                                                        | NI 6542: 40 to 60% for clock frequencies ≥50 MHz 25 to 75% for clock frequencies <50 MHz |                   |  |
| Minimum<br>detectable<br>pulse width | 4 ns                                                                                                                   | Required<br>at both<br>acquisition<br>voltage<br>thresholds                              |                   |  |
| Voltage<br>thresholds                | Refer to the <i>Acquisition Timing</i><br><i>PFI</i> <03> <i>Channels</i> ) specific<br><i>Specifications</i> section. | _                                                                                        |                   |  |
| Clock<br>requirements                | Clock must be continuous and                                                                                           | —                                                                                        |                   |  |
| Input<br>impedance                   | Module Assemblies<br>Labeled A and B                                                                                   | Software-<br>selectable                                                                  |                   |  |
|                                      | 10 kΩ                                                                                                                  | 50 kΩ                                                                                    |                   |  |

#### PXI\_STAR (PXI Backplane)

| Specification                  | Value                                                                                                                                                                                                                                                                               | Comments |
|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Direction                      | Input into device                                                                                                                                                                                                                                                                   | —        |
| Signal type                    | Single-ended                                                                                                                                                                                                                                                                        | —        |
| Destinations                   | <ol> <li>Sample clock</li> <li>Start trigger</li> <li>Reference trigger (acquisition sessions only)</li> <li>Advance trigger (acquisition sessions only)</li> <li>Pause trigger (generation sessions only)</li> <li>Script trigger &lt;03&gt; (generation sessions only)</li> </ol> |          |
| PXI_STAR<br>frequency<br>range | NI 6541: 48 Hz to 50 MHz<br>NI 6542: 48 Hz to 100 MHz                                                                                                                                                                                                                               | _        |
| Clock<br>requirements          | Clock must be continuous and free-running.                                                                                                                                                                                                                                          | —        |

# CLK OUT (SMB Jack Connector)

| Specification                 | Value                                                                                                                                                                   | Comments |
|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Direction                     | Output from device                                                                                                                                                      |          |
| Sources                       | <ol> <li>Sample clock (excluding STROBE)</li> <li>Reference clock (PLL)</li> </ol>                                                                                      | _        |
| Output<br>impedance           | 50 $\Omega$ nominal                                                                                                                                                     | _        |
| Electrical<br>characteristics | Refer to the <i>Generation Timing (Data, DDC CLK OUT, and</i><br><i>PFI &lt;03&gt; Channels)</i> specifications in the <i>Channel</i><br><i>Specifications</i> section. | _        |
| Maximum<br>drive current      | 8 mA at 1.8V, 16 mA at 2.5V, 32 mA at 3.3V                                                                                                                              |          |
| Logic type                    | Generation logic family setting (3.3V, 2.5V, 1.8V)                                                                                                                      | —        |

#### DDC CLK OUT (DDC Connector)

| Specification              | Value                                                                                                                                                                   | Comments                                            |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|
| Direction                  | Output from device                                                                                                                                                      | —                                                   |
| Sources                    | Sample clock                                                                                                                                                            | STROBE<br>cannot be<br>routed to<br>DDC CLK<br>OUT. |
| Electrical characteristics | Refer to the <i>Generation Timing (Data, DDC CLK OUT, and</i><br><i>PFI &lt;03&gt; Channels)</i> specifications in the <i>Channel</i><br><i>Specifications</i> section. |                                                     |

#### **Reference Clock (PLL)**

| Specification                          | Value                                                                                                                                                                           | Comments                                              |
|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|
| Reference<br>clock sources             | <ol> <li>PXI_CLK10 (PXI backplane—PXI only)</li> <li>RTSI 7 (PCI only)</li> <li>CLK IN (SMB jack connector)</li> <li>None (On Board Clock not locked to a reference)</li> </ol> | Provides the<br>reference<br>frequency for<br>the PLL |
| Lock time                              | 400 ms                                                                                                                                                                          | Typical                                               |
| Reference<br>clock<br>frequencies      | 10 MHz ±50 ppm                                                                                                                                                                  |                                                       |
| Reference<br>clock duty<br>cycle range | 25 to 75%                                                                                                                                                                       |                                                       |
| Reference<br>clock<br>destinations     | CLK OUT (SMB jack connector)                                                                                                                                                    |                                                       |

#### **Memory and Scripting**

| Specification          |                                                                                                                                         | Value                                                                                                                                    |   | Comments |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|---|----------|
| Memory<br>architecture | The NI 6541/6542 u<br>(SMC) technology is<br>onboard memory. Pa<br>instructions, maximu<br>number of samples (<br>flexible and user-det | Refer to the<br>Onboard<br>Memory<br>section in the<br>NI Digital<br>Waveform<br>Generator/<br>Analyzer Help<br>for more<br>information. |   |          |
| Onboard<br>memory size | <ol> <li>Mbit/channel<br/>(for generation<br/>sessions)</li> <li>Mbit/channel<br/>(for acquisition<br/>sessions)</li> </ol>             | Maximum<br>limit for<br>generation<br>sessions<br>assumes no<br>scripting<br>instructions.                                               |   |          |
| Generation<br>modes    | <b>Single-waveform n</b><br>Generate a single wa                                                                                        | , or continuously.                                                                                                                       | — |          |
|                        | Scripted mode:<br>Generate a simple or<br>scripts to describe th<br>in which the wavefo<br>waveforms are gene<br>Script triggers.       |                                                                                                                                          |   |          |

| Specification                                            | Value                  |                                   |                   | Comments                                                                                                                                                                                            |
|----------------------------------------------------------|------------------------|-----------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Generation<br>minimum<br>waveform size<br>in samples (S) | Configuration          | Samp<br>100 MHz<br>(NI 6542 only) | le Rate<br>50 MHz | Sample rate<br>dependent.<br>Increasing<br>sample rate                                                                                                                                              |
| in samples (5)                                           | Single waveform        | 2 S                               | 2 S               | increases                                                                                                                                                                                           |
|                                                          | Continuous<br>waveform | 32 S                              | 16 S              | minimum<br>waveform size<br>requirement.                                                                                                                                                            |
|                                                          | Stepped sequence       | 128 S                             | 64 S              | For<br>information                                                                                                                                                                                  |
|                                                          | Burst sequence         | 512 S                             | 256 S             | on these<br>configurations,<br>refer to<br><i>Common</i><br><i>Scripting Use</i><br><i>Cases</i> topic in<br>the <i>NI Digital</i><br><i>Waveform</i><br><i>Generator/</i><br><i>Analyzer Help.</i> |
| Generation<br>finite repeat<br>count                     | 1 to 16,777,216        |                                   |                   |                                                                                                                                                                                                     |
| Generation<br>waveform<br>quantum                        | Waveform size must     | t be an integer multipl           | e of 2 S.         | Regardless of<br>waveform size,<br>NI-HSDIO<br>allocates<br>waveforms<br>into block<br>sizes of 32 S<br>of physical<br>memory.                                                                      |
| Acquisition<br>minimum<br>record size                    | 1 S                    |                                   |                   | Regardless of<br>waveform size,<br>NI-HSDIO<br>allocates at<br>least 128 bytes<br>for a record.                                                                                                     |
| Acquisition<br>record<br>quantum                         | 1 S                    |                                   |                   | _                                                                                                                                                                                                   |

| Specification                                                        | Value               | Comments |
|----------------------------------------------------------------------|---------------------|----------|
| Acquisition<br>maximum<br>number of<br>records                       | 2,147,483,647       | —        |
| Acquisition<br>number of<br>pre-Reference<br>trigger<br>samples      | 0 up to full record | _        |
| Acquisition<br>number of<br>post-<br>Reference<br>trigger<br>samples | 0 up to full record | _        |

#### Triggers (Inputs to the NI 6541/6542)

| Specification | Value                                             | Comments |
|---------------|---------------------------------------------------|----------|
| Trigger types | 1. Start trigger                                  | _        |
|               | 2. Pause trigger                                  |          |
|               | 3. Script trigger <03> (generation sessions only) |          |
|               | 4. Reference trigger (acquisition sessions only)  |          |
|               | 5. Advance trigger (acquisition sessions only)    |          |
| Sources       | 1. PFI 0 (SMB jack connector)                     | _        |
|               | 2. PFI <13> (DDC connector)                       |          |
|               | 3. PXI_TRIG<07> (PXI backplane—PXI only)/         |          |
|               | RTSI <07> (RTSI bus—PCI only)                     |          |
|               | 4. PXI_STAR (PXI backplane—PXI only)              |          |
|               | 5. Pattern match (acquisition sessions only)      |          |
|               | 6. Software (user function call)                  |          |
|               | 7. Disabled (do not wait for a trigger)           |          |

| Specification                                      | Value                                                                                                                                                                                                                                                                                                                                                            |                       |                       |                                                                                                                                                                      | Comments     |
|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| Trigger<br>detection                               | <ol> <li>Start trigger (edge detection: rising or falling)</li> <li>Pause trigger (level detection: high or low)</li> <li>Script trigger &lt;03&gt; (edge detection: rising or falling;<br/>level detection: high or low)</li> <li>Reference trigger (edge detection: rising or falling)</li> <li>Advance trigger (edge detection: rising or falling)</li> </ol> |                       |                       |                                                                                                                                                                      |              |
| Minimum                                            | Generation Tri                                                                                                                                                                                                                                                                                                                                                   | ggers                 | Acqu                  | isition Triggers                                                                                                                                                     |              |
| required<br>trigger pulse<br>width                 | 30 ns                                                                                                                                                                                                                                                                                                                                                            |                       | -                     | on triggers must<br>p and hold time<br>ents.                                                                                                                         |              |
| Trigger rearm<br>time                              | Start to<br>Reference<br>Trigger                                                                                                                                                                                                                                                                                                                                 | Adv                   | rt to<br>ance<br>gger | Reference to<br>Reference<br>Trigger                                                                                                                                 | _            |
|                                                    | 57 S, typical;<br>64 S, maximum                                                                                                                                                                                                                                                                                                                                  | 138 S, ty<br>143 S, m |                       | 132 S, typical;<br>153 S, maximum                                                                                                                                    |              |
| Destinations                                       | <ol> <li>PFI 0 (SMB jack connectors)</li> <li>PFI &lt;13&gt; (DDC connector)</li> <li>PXI_TRIG&lt;06&gt; (PXI backplane—PXI only)/<br/>RTSI&lt;06&gt; (RTSI bus—PCI only)</li> </ol>                                                                                                                                                                             |                       |                       | Each trigger<br>can be routed<br>to any<br>destination<br>except the<br>Pause trigger.<br>The Pause<br>trigger cannot<br>be exported for<br>acquisition<br>sessions. |              |
| Delay from                                         | Generation Ses                                                                                                                                                                                                                                                                                                                                                   | sions                 | Acqu                  | usition Sessions                                                                                                                                                     | Use the Data |
| Pause trigger<br>to Pause state                    | 32 Sample clock<br>periods + 150 ns Synchronous with the data                                                                                                                                                                                                                                                                                                    |                       |                       | Active event<br>during<br>generation to<br>determine<br>when the<br>NI 6541/6542<br>enters the<br>Pause state.                                                       |              |
| Delay from<br>trigger to<br>digital data<br>output | 32 Sample clock periods + 160 ns                                                                                                                                                                                                                                                                                                                                 |                       |                       | —                                                                                                                                                                    |              |

# Events (Generated from the NI 6541/6542)

| Specification                            | Value                                                                                                                                                                                                                                                                       | Comments                                                                                                                                                               |
|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Event type                               | <ol> <li>Marker &lt;03&gt; (generation sessions only)</li> <li>Data Active event (generation sessions only)</li> <li>Ready for Start event</li> <li>Ready for Advance event (acquisition sessions only)</li> <li>End of Record event (acquisition sessions only)</li> </ol> | _                                                                                                                                                                      |
| Destinations                             | <ol> <li>PFI 0 (SMB jack connectors)</li> <li>PFI &lt;13&gt; (DDC connector)</li> <li>PXI_TRIG&lt;06&gt; (PXI backplane—PXI only)/<br/>RTSI&lt;06&gt; (RTSI bus—PCI only)</li> </ol>                                                                                        | Each event<br>can be routed<br>to any<br>destination,<br>except the Data<br>Active event.<br>The Data<br>Active event<br>can be routed<br>only to the PFI<br>channels. |
| Marker time<br>resolution<br>(placement) | Markers must be placed at an integer multiple of 2 S.                                                                                                                                                                                                                       | -                                                                                                                                                                      |

#### Miscellaneous

| Specification                                                                   | Value             | Comments |
|---------------------------------------------------------------------------------|-------------------|----------|
| Warm-up time                                                                    | 15 minutes        | —        |
| On Board Clock characteristics (valid when PLL reference source is set to None) |                   |          |
| Frequency<br>accuracy                                                           | ±100 ppm          | —        |
| Temperature<br>stability                                                        | ±30 ppm           | _        |
| Aging                                                                           | ±5 ppm first year | _        |

#### Power

| Specification | Value   |         | Comments |
|---------------|---------|---------|----------|
|               | Typical | Maximum |          |
| +3.3 VDC      | 1.6 A   | 1.8 A   | —        |
| +5 VDC        | 1.2 A   | 1.7 A   | —        |
| +12 VDC       | 0.25 A  | 0.40 A  | —        |
| -12 VDC       | 0.06 A  | 0.10 A  | —        |
| Total power   | 15 W    | 20.5 W  | _        |

#### **Physical Specifications**

| Specification                | Value                                                                                                      |                                     | Comments |
|------------------------------|------------------------------------------------------------------------------------------------------------|-------------------------------------|----------|
| Dimensions                   | PXI                                                                                                        | PCI                                 | —        |
|                              | 3U, One Slot, PXI/cPCI<br>Module<br>$21.6 \times 2.0 \times 13.1$ cm<br>$(8.5 \times 0.8 \times 5.16$ in.) | 12.6 × 35.5 cm<br>(4.95 × 13.9 in.) |          |
| Weight                       | PXI                                                                                                        | PCI                                 | —        |
|                              | 343 g (12.1 oz)                                                                                            | <b>PCI</b> : 410 g (14.5 oz)        |          |
| Front Panel Co               | Front Panel Connectors                                                                                     |                                     |          |
| Label                        | Function(s)                                                                                                | Connector Type                      |          |
| CLK IN                       | External Sample clock,<br>external PLL reference input                                                     | SMB jack connector                  | —        |
| PFI 0                        | Events, triggers                                                                                           | SMB jack connector                  | —        |
| CLK OUT                      | Exported Sample clock,<br>exported Reference clock                                                         | SMB jack connector                  | —        |
| DIGITAL<br>DATA &<br>CONTROL | Digital data channels,<br>exported Sample clock,<br>STROBE, events, triggers                               | 68-pin VHDCI connector              | _        |

#### Software

| Specification           | Value                                                                                                                                                                                                                                                                  | Comments                                                                                                                  |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| Driver software         | NI-HSDIO driver software 1.2 or later. NI-HSDIO allows you<br>to configure and control the NI 6541/6542. NI-HSDIO<br>provides application interfaces for many development<br>environments. NI-HSDIO follows IVI application<br>programming interface (API) guidelines. | _                                                                                                                         |
| Application<br>software | <ul> <li>NI-HSDIO provides programming interfaces for the following application development environments (ADEs):</li> <li>National Instruments LabVIEW</li> <li>National Instruments LabWindows<sup>™</sup>/CVI<sup>™</sup></li> <li>Microsoft Visual C/C++</li> </ul> | Refer to the<br>NI-HSDIO<br>Instrument<br>Driver Readme<br>for more<br>information<br>about<br>supported ADE<br>versions. |
| Test panel              | National Instruments Measurement & Automation Explorer<br>(MAX) provides test panels with basic acquisition and<br>generation functionality for the NI 6541/6542. MAX is<br>included on the NI-HSDIO driver CD.                                                        | _                                                                                                                         |

#### Environment



**Note** To ensure that the NI 6541/6542 cools effectively, follow the guidelines in the *Maintain Forced Air Cooling Note to Users* included with the NI 6541/6542. The NI 6541/6542 is intended for indoor use only.

| Specification            | Value                                                                                                                                                                                                                                                 | Comments |
|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Operating<br>temperature | <ul> <li>PXI: 0 to +55 °C in all NI PXI chassis except the following:</li> <li>0 to +45 °C when installed in an NI PXI-1000/B and</li> <li>NI PXI-101X chassis (Meets IEC 60068-2-1 and</li> <li>IEC 60068-2-2.)</li> <li>PCI: 0 to +45 °C</li> </ul> | _        |
| Storage<br>temperature   | −20 to 70 °C                                                                                                                                                                                                                                          |          |

| Specification                     | Value                                                                                                                    | Comments |
|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------|----------|
| Operating<br>relative<br>humidity | 10 to 90% relative humidity, noncondensing<br>(Meets IEC 60068-2-56.)                                                    | _        |
| Storage<br>relative<br>humidity   | 5 to 95% relative humidity, noncondensing<br>(Meets IEC 60068-2-56.)                                                     | —        |
| Operating<br>shock                | 30 g, half-sine, 11 ms pulse (Meets IEC 60068-2-27. Test profile developed in accordance with MIL-PRF-28800F.)           | —        |
| Storage<br>shock                  | 50 g, half-size, 11 ms pulse (Meets IEC 60068-2-27. Test profile developed in accordance with MIL-PRF-28800F.)           | _        |
| Operating vibration               | 5 to 500 Hz, 0.31 g <sub>rms</sub> (Meets IEC 60068-2-64.)                                                               | _        |
| Storage vibration                 | 5 to 500 Hz, 2.46 g <sub>rms</sub> (Meets IEC 60068-2-64. Test profile exceeds requirements of MIL-PRF-28800F, Class B.) | —        |
| Altitude                          | 0 to 2,000 m above sea level (at 25 °C ambient temperature.)                                                             | —        |
| Pollution<br>Degree               | 2                                                                                                                        |          |

#### Safety, Electromagnetic Compatibility, and CE Compliance

| Specification | Value                                                                                                                                                                                                                                     | Comments                                                                                                                                   |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| Safety        | <ul> <li>The NI 6541/6542 meets the requirements of the following standards of safety for electrical equipment for measurement, control, and laboratory use:</li> <li>IEC 61010-1, EN 61010-1</li> <li>UL 61010-1, CSA 61010-1</li> </ul> | For UL and other<br>safety<br>certifications,<br>refer to the<br>product label or to<br>the Online<br>Product<br>Certification<br>section. |

| Specification                                               | Value                                                                                                                                                                                                                                                                                                                | Comments                                                                                 |
|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|
| Electro-<br>magnetic<br>Compatibility<br>Directive<br>(EMC) | This product meets the requirements of the following EMC standards for electrical equipment for measurement, control, and laboratory use:                                                                                                                                                                            | To meet EMC compliance:                                                                  |
|                                                             | <ul> <li>EN 61326-1 (IEC 61326-1): Class A emissions;<br/>Basic immunity</li> <li>EN 55011 (CISPR 11): Group 1, Class A emissions</li> </ul>                                                                                                                                                                         | SHC68-C68-D4 or<br>SHC68-C68-D2<br>shielded cable                                        |
|                                                             | <ul> <li>AS/NZS CISPR 11: Group 1, Class A emissions</li> </ul>                                                                                                                                                                                                                                                      | must be used when operating the                                                          |
|                                                             | • FCC 47 CFR Part 15B: Class A emissions                                                                                                                                                                                                                                                                             | NI 6541/6542.                                                                            |
|                                                             | • ICES-001: Class A emissions                                                                                                                                                                                                                                                                                        | EMI filler panels                                                                        |
|                                                             | For the standards applied to assess the EMC of this product, refer to the <i>Online Product Certification</i> section below.                                                                                                                                                                                         | (NI P/N<br>778700-01) must<br>be installed in all<br>empty slots of<br>the NI 6541/6542. |
| CE<br>Compliance                                            | This product meets the essential requirements of applicable<br>European Directives as follows:                                                                                                                                                                                                                       |                                                                                          |
|                                                             | • 2006/95/EC; Low-Voltage Directive (safety)                                                                                                                                                                                                                                                                         |                                                                                          |
|                                                             | • 2004/108/EC; Electromagnetic Compatibility Directive (EMC)                                                                                                                                                                                                                                                         |                                                                                          |
| Online Product<br>Certification                             | Refer to the product Declaration of Conformity (DoC) for<br>additional regulatory compliance information. To obtain<br>product certifications and the DoC for this product, visit<br>ni.com/certification, search by model number or<br>product line, and click the appropriate link in the<br>Certification column. | _                                                                                        |
| Environmental<br>Management                                 | NI is committed to designing and manufacturing products<br>in an environmentally responsible manner. NI recognizes<br>that eliminating certain hazardous substances from our<br>products is beneficial to the environment and to<br>NI customers.                                                                    |                                                                                          |
|                                                             | For additional environmental information, refer to the <i>NI and the Environment</i> Web page at ni.com/<br>environment. This page contains the environmental regulations and directives with which NI complies, as well as other environmental information not included in this document.                           |                                                                                          |

| Specification                                                    | Value                                                                                                                                                                                                                                                                                                                                                       | Comments |  |
|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|
| Waste<br>Electrical and<br>Electronic<br>Equipment<br>(WEEE)     | <b>EU Customers</b> : At the end of the product life cycle, all<br>products <i>must</i> be sent to a WEEE recycling center. For<br>more information about WEEE recycling centers, National<br>Instruments WEEE initiatives and compliance with WEEE<br>Directive 2002/96/EC on Waste Electrical and Electronic<br>Equipment, visit ni.com/environment/weee. |          |  |
| 电子信息产品污染控制管理办法(中国 ROHS)<br>● ● ● ● ● ● ● ● ● ● ● ● ● ● ● ● ● ● ● |                                                                                                                                                                                                                                                                                                                                                             |          |  |

CVI, LabVIEW, National Instruments, NI, ni.com, the National Instruments corporate logo, and the Eagle logo are trademarks of National Instruments Corporation. Refer to the *Trademark Information* at ni.com/trademarks for other National Instruments trademarks. The mark LabWindows is used under a license from Microsoft Corporation. Windows is a registered trademark of Microsoft Corporation in the United States and other countries. Other product and company names mentioned herein are trademarks or trade names of their respective companies. For patents covering National Instruments products/technology, refer to the appropriate location: **Help»Patents** in your software, the patents.txt file on your media, or the *National Instruments Notice* at ni.com/patents.