

| Part Number and Revision | Description                                                  |
|--------------------------|--------------------------------------------------------------|
| 146698A-01L or later     | PCIE-5764 FLEXRIO DIGITIZER, 4 CH, 1 GS/S, 16-BIT, AC, KU035 |
| 146698A-02L or later     | PCIE-5764 FLEXRIO DIGITIZER, 4 CH, 1 GS/S, 16-BIT, AC, KU040 |
| 146698A-03L or later     | PCIE-5764 FLEXRIO DIGITIZER, 4 CH, 1 GS/S, 16-BIT, AC, KU060 |
| 149935A-01L or later     | PCIE-5764 FLEXRIO DIGITIZER, 4 CH, 1 GS/S, 16-BIT, DC, KU035 |
| 149935A-02L or later     | PCIE-5764 FLEXRIO DIGITIZER, 4 CH, 1 GS/S, 16-BIT, DC, KU040 |
| 149935A-03L or later     | PCIE-5764 FLEXRIO DIGITIZER, 4 CH, 1 GS/S, 16-BIT, DC, KU060 |

Board Assembly Part Numbers (Refer to Procedure 1 for identification procedure):

| Part Number and Revision | Description                                                    |
|--------------------------|----------------------------------------------------------------|
| 149942A-01L or later     | PCIE-5763 FLEXRIO DIGITIZER, 4 CH, 500 MS/S, 16-BIT, AC, KU035 |
| 149942A-02L or later     | PCIE-5763 FLEXRIO DIGITIZER, 4 CH, 500 MS/S, 16-BIT, AC, KU040 |
| 149942A-03L or later     | PCIE-5763 FLEXRIO DIGITIZER, 4 CH, 500 MS/S, 16-BIT, AC, KU060 |
| 149943A-01L or later     | PCIE-5763 FLEXRIO DIGITIZER, 4 CH, 500 MS/S, 16-BIT, DC, KU035 |
| 149943A-02L or later     | PCIE-5763 FLEXRIO DIGITIZER, 4 CH, 500 MS/S, 16-BIT, DC, KU040 |
| 149943A-03L or later     | PCIE-5763 FLEXRIO DIGITIZER, 4 CH, 500 MS/S, 16-BIT, DC, KU060 |

## **Volatile Memory**

| Target Data                 | Type  | Size                               | Battery<br>Backup | User <sup>1</sup><br>Accessible | System<br>Accessible | Sanitization<br>Procedure |
|-----------------------------|-------|------------------------------------|-------------------|---------------------------------|----------------------|---------------------------|
| Data storage                | DRAM  | 4 GB                               | No                | Yes                             | Yes                  | Cycle power               |
| User FPGA bitstream storage | SDRAM | 32 MB                              | No                | Yes                             | Yes                  | Cycle power               |
| User bitstream              | FPGA  | Xilinx KU035,<br>KU040 or<br>KU060 | No                | Yes                             | Yes                  | Cycle power               |

# Non-Volatile Memory (incl. Media Storage)

| Target Data           | Туре   | Size        | Battery<br>Backup | User<br>Accessible | System<br>Accessible | Sanitization<br>Procedure |
|-----------------------|--------|-------------|-------------------|--------------------|----------------------|---------------------------|
| Adapter module ID     | EEPROM | 32 KB       | No                | No                 | Yes                  | None                      |
| FPGA configuration    | CPLD   | Altera      | No                | No                 | Yes                  | None                      |
| logic                 |        | 10M04SAU169 |                   |                    |                      |                           |
| User persistent       | FLASH  | 64 MB       | No                | No                 | Yes                  | None                      |
| FPGA image            |        |             |                   |                    |                      |                           |
| Default persistent    | FLASH  | 64 MB       | No                | No                 | Yes                  | None                      |
| FPGA image            |        |             |                   |                    |                      |                           |
| Golden FPGA image     | FLASH  | 64 MB       | No                | No                 | Yes                  | None                      |
| Calibration constants | EEPROM | 2 KB        | No                | Yes                | Yes                  | Procedure 2               |

<sup>1</sup> Refer to *Terms and Definitions* section for clarification of *User* and *System Accessible* 



Procedures

## **Procedure 1 – Board Assembly Part Number identification:**

To determine the Board Assembly Part Number and Revision, refer to the label applied to the surface of your product. The Assembly Part Number should be formatted as "P/N: 146652a-xxL" or "P/N: 149066a-xxL" where "a" is the letter revision of the assembly (e.g. A, B, C...) and "xx" describes the product version.

## **Procedure 2 – Calibration Constants EEPROM:**

Requirements: LabVIEW 2018 or later and FlexRIO 18.7 or later

The calibration constants EEPROM can be cleared by using the FlexRIO API to overwrite the memory space with arbitrary values. To clear the storage through LabVIEW, complete the following steps:

- 1. Find and open the example LabVIEW Project "Read-Write Calibration Data" at "C:\<Program Files>\National Instruments\<LabVIEW>\examples\FlexRIO\System Calibration\" (replace <LabVIEW> with version of LabVIEW running on system).
  - a. Alternatively, create a new VI and drop the "Write Calibration Data" VI from the FlexRIO API palette.
- 2. Select your FlexRIO device from FPGA Resource dropdown and set Calibration Operation to Write.
- 3. Run VI with Calibration Data set to 0, or other arbitrary value, to clear values in flash memory.
- 4. Repeat Step 3 for entire memory space to clear entire EEPROM memory. Set the **Read** option for the **Calibration Operation** to verify data has been cleared or to check sections of memory for other unintended values.

This memory space is also exposed to the C API. Use the following code as reference to clear it:

```
// Open session to the resource
niFlexRIO_OpenSession(resource, bitfile, 0, &session)
// Determine calibration storage size
niFlexRIO_GetAttributeInt32(session, NULL, kFlexRIO_CalibrationStorageSize, &size)
// Allocate byte buffer of zeros
zeros = calloc(size, 1);
// Write zeros to the device
niFlexRIO_WriteCalibrationData(session, 0, zeros, size)
```



## **Terms and Definitions**

### **Cycle Power:**

The process of completely removing power from the device and its components and allowing for adequate discharge. This process includes a complete shutdown of the PC and/or chassis containing the device; a reboot is not sufficient for the completion of this process.

#### **Volatile Memory:**

Requires power to maintain the stored information. When power is removed from this memory, its contents are lost. This type of memory typically contains application specific data such as capture waveforms.

#### **Non-Volatile Memory:**

Power is not required to maintain the stored information. Device retains its contents when power is removed. This type of memory typically contains information necessary to boot, configure, or calibrate the product or may include device power up states.

#### **User Accessible:**

The component is read and/or write addressable such that a user can store arbitrary information to the component from the host using a publicly distributed NI tool, such as a Driver API, the System Configuration API, or MAX.

#### System Accessible:

The component is read and/or write addressable from the host without the need to physically alter the product.

#### **Clearing:**

Per *NIST Special Publication 800-88 Revision 1*, "clearing" is a logical technique to sanitize data in all User Accessible storage locations for protection against simple non-invasive data recovery techniques using the same interface available to the user; typically applied through the standard read and write commands to the storage device.

#### Sanitization:

Per *NIST Special Publication 800-88 Revision 1*, "sanitization" is a process to render access to "Target Data" on the media infeasible for a given level of effort. In this document, clearing is the degree of sanitization described.